Part Number Hot Search : 
D21MA RT9210GC FDLL485B MOC3083M 2KBP10M 16ABX MK42G SMBJ58CA
Product Description
Full Text Search
 

To Download MC100E310FNR2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2009 january, 2009 ? rev. 6 1 publication order number: mc100e310/d mc100e310 5v?ecl low voltage 2:8 differential fanout buffer description the mc100e310 is a low voltage, low skew 2:8 differential ecl fanout buffer designed with clock distribution in mind. the device features fully differential clock paths to minimize both device and system skew. the e310 offers two selectable clock inputs to allow for redundant or test clocks to be incorporated into the system clock trees. the lowest tpd delay time results from terminating only one output pair, and the greatest tpd delay time results from terminating all the output pairs. this shift is about 10 ? 20 ps in tpd. the skew between any two output pairs within a device is typically about 25 ns. if other output pairs are not terminated, the lowest tpd delay time results from both output pairs and the skew is typically 25 ns. when all outputs are terminated, the greatest tpd (delay time) occurs and all outputs display about the same 10 ? 20 ps increase in tpd, so the relative skew between any two output pairs remains about 25 ns. for more information on using pecl, designers should refer to on semiconductor application note an1406/d. the v bb pin, an internally generated voltage supply, is available to this device only. for single-ended input conditions, the unused differential input is connected to v bb as a switching reference voltage. v bb may also rebias ac coupled inputs. when used, decouple v bb and v cc via a 0.01  f capacitor and limit current sourcing or sinking to 0.5 ma. when not used, v bb should be left open. the 100 series contains temperature compensation features ? dual differential fanout buffers ? 200 ps part ? to ? part skew ? 50 ps output ? to ? output skew ? 28 ? lead plcc packaging ? q output will default low with inputs open or at v ee ? pecl mode operating range: v cc = 4.2 v to 5.7 v with v ee = 0 v ? necl mode operating range: v cc = 0 v with v ee = ? 4.2 v to ? 5.7 v ? internal input 50 k  pulldown resistors ? esd protection: human body model; >2 kv, machine model; >200 v ? meets or exceeds jedec spec eia/jesd78 ic latchup test ? moisture sensitivity level: pb = 1; pb ? free = 3 for additional information, see application note and8003/d ? flammability rating: ul 94 v ? 0 @ 0.125 in, oxygen index: 28 to 34 ? transistor count = 212 devices ? pb ? free packages are available* *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. marking diagram* a = assembly location wl = wafer lot yy = year ww = work week g = pb ? free package plcc ? 28 fn suffix case 776 http://onsemi.com *for additional marking information, refer to application note and8002/d. see detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. ordering information mc100e310fng awlyyww 128
mc100e310 http://onsemi.com 2 1 56 7891011 25 24 23 22 21 20 19 26 27 28 2 3 4 18 17 16 15 14 13 12 v ee clk_sel clka v cc clka v bb clkb q3 q3 q4 v cco q4 q5 q5 pinout: 28 ? lead plcc (top view) q0 q0 q1 v cco q1 q2 q2 clkb q7 q6 nc v cco q7 q6 q0 q0 q1 q1 q2 q2 q3 q3 v bb clka clka q4 q4 q5 q5 q6 q6 q7 q7 clkb clkb clk_sel figure 1. logic diagram and pinout assignment warning: all v cc , v cco , and v ee pins must be externally connected to power supply to guarantee proper operation. * all v cc and v cco pins are tied together on the die. figure 2. logic symbol table 1. pin description pin function clka, clkb; clka , clkb q0:7; q0 :7 clk_sel v bb v cc, v cco v ee nc ecl differential input pairs ecl differential input pairs ecl differential outputs ecl input clock select reference voltage output positive supply negative supply no connect table 2. function table pin function 0 1 clka selected clkb selected
mc100e310 http://onsemi.com 3 table 3. maximum ratings symbol parameter condition 1 condition 2 rating unit v cc pecl mode power supply v ee = 0 v 8 v v i pecl mode input voltage necl mode input voltage v ee = 0 v v cc = 0 v v i  v cc v i  v ee 6 ? 6 v v i out output current continuous surge 50 100 ma ma i bb v bb sink/source 0.5 ma t a operating temperature range ? 40 to +85 c t stg storage temperature range ? 65 to +150 c  ja thermal resistance (junction ? to ? ambient) 0 lfpm 500 lfpm plcc ? 28 plcc ? 28 63.5 43.5 c/w c/w  jc thermal resistance (junction ? to ? case) standard board plcc ? 28 22 to 26 c/w t sol wave solder pb pb ? free 265 265 c stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above t he recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may af fect device reliability.
mc100e310 http://onsemi.com 4 table 4. 100e series pecl dc characteristics v ccx = 5.0 v; v ee = 0 v (note 1) ? 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 55 60 55 60 65 70 ma v oh output high voltage (note 2) 3915 3995 4120 3975 4050 4120 3975 4050 4120 mv v ol output low voltage (note 2) 3170 3305 3445 3190 3255 3380 3190 3260 3380 mv v ih input high voltage (single ? ended) 3835 3975 4120 3835 3975 4120 3835 3975 4120 mv v il input low voltage (single ? ended) 3190 3355 3525 3190 3355 3525 3190 3355 3525 mv v bb output voltage reference 3.62 3.74 3.62 3.74 3.62 3.74 v v ihcmr input high voltage common mode range (differential configuration) (note 3) 2.7 4.6 2.7 4.6 2.7 4.6 v i ih input high current 150 150 150  a i il input low current 0.5 0.3 0.5 0.25 0.5 0.2  a note: device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printe d circuit board with maintained transverse airflow greater than 500 lfpm. electrical parameters are guaranteed only over the declared operating temperature range. functional operation of the device exceeding these conditions is not implied. device specification limit values are applied individually under normal operating conditions and not valid simultaneously. 1. input and output parameters vary 1:1 with v cc . v ee can vary ? 0.46 v / +0.8 v. 2. outputs are terminated through a 50  resistor to v cc ? 2.0 v. 3. v ihcmr min varies 1:1 with v ee , max varies 1:1 with v cc . table 5. 100e series necl dc characteristics v ccx = 0 v; v ee = ? 5.0 v (note 4) ? 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit i ee power supply current 55 60 55 60 65 70 ma v oh output high voltage (note 5) ? 1085 ? 1005 ? 880 ? 1025 ? 950 ? 880 ? 1025 ? 950 ? 880 mv v ol output low voltage (note 5) ? 1830 ? 1695 ? 1555 ? 1810 ? 1745 ? 1620 ? 1810 ? 1740 ? 1620 mv v ih input high voltage (single ? ended) ? 1165 ? 1025 ? 880 ? 1165 ? 1025 ? 880 ? 1165 ? 1025 ? 880 mv v il input low voltage (single ? ended) ? 1810 ? 1645 ? 1475 ? 1810 ? 1645 ? 1475 ? 1810 ? 1645 ? 1475 mv v bb output voltage reference ? 1.38 ? 1.26 ? 1.38 ? 1.26 ? 1.38 ? 1.26 v v ihcmr input high voltage common mode range (differential configuration) (note 6) ? 2.3 ? 0.4 ? 2.3 ? 0.4 ? 2.3 ? 0.4 v i ih input high current 150 150 150  a i il input low current 0.5 0.3 0.5 0.25 0.5 0.2  a note: device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printe d circuit board with maintained transverse airflow greater than 500 lfpm. electrical parameters are guaranteed only over the declared operating temperature range. functional operation of the device exceeding these conditions is not implied. device specification limit values are applied individually under normal operating conditions and not valid simultaneously. 4. input and output parameters vary 1:1 with v cc . v ee can vary ? 0.46 v / +0.8 v. 5. outputs are terminated through a 50  resistor to v cc ? 2.0 v. 6. v ihcmr min varies 1:1 with v ee , max varies 1:1 with v cc .
mc100e310 http://onsemi.com 5 table 6. ac characteristics v ccx = 5.0 v; v ee = 0 v or v ccx = 0 v; v ee = ? 5.0 v (note 7) ? 40 c 25 c 85 c symbol characteristic min typ max min typ max min typ max unit f max maximum toggle frequency 700 900 700 900 700 900 mhz t plh t phl propagation delay to output in (differential) (note 8) in (single ? ended) (note 9) 525 500 725 750 550 550 750 800 575 600 775 850 ps t skew within ? device skew (note 10) part ? to ? part skew (diff) 75 250 50 200 50 200 ps t jitter random clock jitter (rms) < 1 < 1 < 1 ps v pp input voltage swing (differential configuration) 500 500 500 mv t r /t f output rise/fall time (20% ? 80%) 200 600 200 600 200 600 ps note: device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printe d circuit board with maintained transverse airflow greater than 500 lfpm. electrical parameters are guaranteed only over the declared operating temperature range. functional operation of the device exceeding these conditions is not implied. device specification limit values are applied individually under normal operating conditions and not valid simultaneously. 7. v ee can vary ? 0.46 v / +0.8 v. 8. the differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals. see definitions and testing of eclinps ac parameters in chapter 1 (page 1 ? 12) of the on semic onductor high performance ecl data book (dl140/d). 9. the single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the out put signal. 10. the within ? device skew is defined as the worst case difference between any two similar delay paths within a single device.
mc100e310 http://onsemi.com 6 figure 3. typical termination for output driver and device evaluation (see application note and8020/d ? termination of ecl logic devices.) driver device receiver device qd q d z o = 50  z o = 50  50  50  v tt v tt = v cc ? 2.0 v ordering information device package shipping ? mc100e310fn plcc ? 28 37 units / rail mc100e310fng plcc ? 28 (pb ? free) 37 units / rail MC100E310FNR2 plcc ? 28 500 / tape & reel MC100E310FNR2g plcc ? 28 (pb ? free) 500 / tape & reel ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specifications brochure, brd8011/d. resource reference of application notes an1405/d ? ecl clock distribution techniques an1406/d ? designing with pecl (ecl at +5.0 v) an1503/d ? eclinps  i/o spice modeling kit an1504/d ? metastability and the eclinps family an1568/d ? interfacing between lvds and ecl an1672/d ? the ecl translator guide and8001/d ? odd number counters design and8002/d ? marking and date codes and8020/d ? termination of ecl logic devices and8066/d ? interfacing with eclinps and8090/d ? ac characteristics of ecl devices
mc100e310 http://onsemi.com 7 package dimensions plcc ? 28 fn suffix plastic plcc package case 776 ? 02 issue e 0.007 (0.180) tl -m s n s m 0.007 (0.180) tl -m s n s m 0.007 (0.180) tl -m s n s m 0.010 (0.250) tl -m s n s s 0.007 (0.180) tl -m s n s m 0.010 (0.250) tl -m s n s s 0.007 (0.180) tl -m s n s m 0.007 (0.180) tl -m s n s m 0.004 (0.100) seating plane -t- 12.32 12.32 4.20 2.29 0.33 0.66 0.51 0.64 11.43 11.43 1.07 1.07 1.07 2 10.42 1.02 12.57 12.57 4.57 2.79 0.48 0.81 11.58 11.58 1.21 1.21 1.42 0.50 10 10.92 1.27 bsc a b c e f g h j k r u v w x y z g1 k1 min min max max inches millimeters dim notes: 1. datums \l\, \m\, and \n\ determined where top of lead shoulder exits plastic body at mold parting line. 2. dim g1, true position to be measured at datum \t\, seating plane. 3. dim r and u do not include mold flash. allowable mold flash is 0.010 (0.250) per side. 4. dimensioning and tolerancing per ansi y14.5m, 1982. 5. controlling dimension: inch. 6. the package top may be smaller than the package bottom by up to 0.012 (0.300). dimensions r and u are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs and interlead flash, but including any mismatch between the top and bottom of the plastic body. 7. dimension h does not include dambar protrusion or intrusion. the dambar protrusion(s) shall not cause the h dimension to be greater than 0.037 (0.940). the dambar intrusion(s) shall not cause the h dimension to be smaller than 0.025 (0.635). view s b u z g1 x view d-d h k f view s g c z a r e j 0.485 0.485 0.165 0.090 0.013 0.026 0.020 0.025 0.450 0.450 0.042 0.042 0.042 2 0.410 0.040 0.495 0.495 0.180 0.110 0.019 0.032 0.456 0.456 0.048 0.048 0.056 0.020 10 0.430 0.050 bsc -n- y brk d d w -m- -l- 28 1 v g1 k1
mc100e310 http://onsemi.com 8 on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to mak e changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for an y particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including wi thout limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different application s and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its of ficers, employees, subsidiaries, af filiates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5773 ? 3850 mc100e310/d eclinps is a trademark of semiconductor components industries, llc (scillc). literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of MC100E310FNR2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X